MC100LVEL38: 3.3 V ECL ÷·2, ÷·4/6 Clock Generator Chip

Description: The MC100LVEL38 is a low skew w 2, w 4/6 clock gen...
  • The MC100LVEL38 is a low skew w 2, w 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal.

    The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

    The Phase_Out output will go HIGH for one clock cycle whenever the w 2 and the w 4/6 outputs are both transitioning from a LOW to a HIGH. This output allows for clock synchronization within the system.

    Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL38s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL38, the MR pin need not be exercised as the internal divider design ensures synchronization between the w 2 and the w 4/6 outputs of a single device.

    The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 5F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.
  • Features
  • 50 ps Maximum Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • ESD Protection: >2 KV HBM
  • The 100 Series Contains Temperature Compensation
  • PECL Mode Operating Range: VCC = 3.0 V to 3.8 V
    with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V
    with VEE = -3.0 V to -3.8 V
  • Internal Input Pulldown Resistors
  • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
  • Flammability Rating: UL-94 code V-0 @ 1/8",
    Oxygen Index 28 to 34
  • Transistor Count = 388 devices
  • Pb-Free Packages are Available
  • Technical Documentation & Design Resources
    Product Change Notification
    Availability and Samples
    MC100LVEL38DWG
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: 3.3 V ECL ÷·2, ÷·4/6 Clock Generator Chip
  • Package Type: SOIC-20W
  • Package Case Outline: 751D-05
  • MSL: 3
  • Container Type: TUBE
  • Container Qty: 38
  • Inventory

  • Market Leadtime (weeks):Contact Factory
  • Arrow:0
  • Mouser:<1K
  • ON Semiconductor:1,862
  • MC100LVEL38DWR2G
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: 3.3 V ECL ÷·2, ÷·4/6 Clock Generator Chip
  • Package Type: SOIC-20W
  • Package Case Outline: 751D-05
  • MSL: 3
  • Container Type: REEL
  • Container Qty: 1000
  • Packages
    Specifications
  • Type: Divider 
  • Input Level: HSTL  ECL 
  • Output Level: ECL 
  • VCC Typ (V): 3.3 
  • fMax Typ (MHz): 1200 
  • tpd Typ (ns): 0.95 
  • tR & tF Max (ps): 550 
  • Package Type: SOIC-20W 
  • ON Semiconductor Full Web Site