MC100LVEP34: 2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip

Description: The MC100LVEP34 is a low skew DIV2, DIV4, DIV8 clo...
  • The MC100LVEP34 is a low skew DIV2, DIV4, DIV8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.

    The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.

    Upon startup, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple LVEP34s in a system. Single-ended CLK input operation is limited to a VCC of ≥ 3.0 V in PECL mode, or VEE ≤ -3.0 V in NECL mode.
  • Features
  • 35 ps Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • The 100 Series Contains Temperature Compensation.
  • PECL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE = -2.375 V to -3.8 V
  • Open Input Default State
  • LVDS Input Compatible
  • Technical Documentation & Design Resources
    Product Change Notification
    Availability and Samples
    MC100LVEP34DG
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: 2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip
  • Package Type: SOIC-16
  • Package Case Outline: 751B-05
  • MSL: 1
  • Container Type: TUBE
  • Container Qty: 48
  • Inventory

  • Market Leadtime (weeks):2 to 4
  • Arrow:0
  • Digikey:<1K
  • ON Semiconductor:19,680
  • MC100LVEP34DR2G
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: 2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip
  • Package Type: SOIC-16
  • Package Case Outline: 751B-05
  • MSL: 1
  • Container Type: REEL
  • Container Qty: 2500
  • Inventory

  • Market Leadtime (weeks):8 to 12
  • Arrow:0
  • ON Semiconductor:7,500
  • MC100LVEP34DTG
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: 2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip
  • Package Type: TSSOP-16
  • Package Case Outline: 948F-01
  • MSL: 1
  • Container Type: TUBE
  • Container Qty: 96
  • Inventory

  • Market Leadtime (weeks):13 to 16
  • Arrow:0
  • Avnet:<100
  • Digikey:<100
  • FutureElectronics:<100
  • ON Semiconductor:2,304
  • MC100LVEP34DTR2G
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: 2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip
  • Package Type: TSSOP-16
  • Package Case Outline: 948F-01
  • MSL: 1
  • Container Type: REEL
  • Container Qty: 2500
  • Inventory

  • Market Leadtime (weeks):13 to 16
  • Arrow:0
  • ON Semiconductor:2,500
  • Packages
    Specifications
  • Type: Divider 
  • Input Level: CML  LVDS  ECL 
  • Output Level: ECL 
  • VCC Typ (V): 3.3  2.5 
  • fMax Typ (MHz): 2800 
  • tpd Typ (ns): 0.7 
  • tR & tF Max (ps): 200 
  • Package Type: SOIC-16  TSSOP-16 
  • ON Semiconductor Full Web Site