MC10E154: ECL 5-Bit 2:1 Mux Latch

Description: The MC10E/100E154 contains five 2:1 multiplexers f...
  • The MC10E/100E154 contains five 2:1 multiplexers followed by transparent latches with differential outputs. When both Latch Enables (LEN1, LEN2) are LOW, the latch is transparent, and output data is controlled by the multiplexer select control, SEL. A logic HIGH on either LEN1 or LEN2 (or both) latches the outputs. The Master Reset (MR) overrides all other controls to set the Q outputs LOW.

    The 100 series contains temperature compensation.
  • Features
  • 850ps Max. LEN to Output
  • 825ps Max. D to Output
  • Differential Outputs
  • Asynchronous Master Reset
  • Dual Latch-Enables
  • PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V
  • Internal Input Pulldown Resistors
  • ESD Protection: > 2 kV HBM, > 200 V MM
  • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
  • Moisture Sensitivity Level 1
    For Additional Information, see Application Note AND8003/D
  • Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
  • Transistor Count = 237 devices
  • Pb-Free Packages are Available
  • Technical Documentation & Design Resources
    Product Change Notification
    Availability and Samples
    MC10E154FNG
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: ECL 5-Bit 2:1 Mux Latch
  • Package Type: PLCC-28
  • Package Case Outline: 776-02
  • MSL: 3
  • Container Type: TUBE
  • Container Qty: 37
  • Inventory

  • Market Leadtime (weeks):2 to 4
  • Arrow:0
  • Mouser:<100
  • ON Semiconductor:1,924
  • Packages
    Specifications
  • Input/Output Ratio: 2:1 
  • Channels:
  • Input Level: ECL 
  • Output Level: ECL 
  • VCC Typ (V):
  • fMax Typ (MHz): 1100 
  • tJitter Typ (ps):
  • tskew(OO) Max (ps): 50 
  • tpd Typ (ns): 0.625 
  • Package Type: PLCC-28 
  • ON Semiconductor Full Web Site