NB4N11M: Multi Level Clock / Data Input to CML Receiver / Buffer / Translator, 2.5 Gbps, 3.3 V

Description: The NB4N11M is a differential 1−to−2 c...
  • The NB4N11M is a differential 1−to−2 clock/data distribution/translation chip with CML output structure, targeted for high−speed clock/data applications. The device is functionally equivalent to the EP11, LVEP11, SG11 or 7L11M devices. The device produces two identical differential output copies of clock or data signal operating up to 2.5 GHz or 2.5 Gb/s, respectively. As such, NB4N11M is ideal for SONET, GigE, Fiber Channel, Backplane and other clock/data distribution applications.

    Inputs accept LVPECL, CML, LVCMOS, LVTTL, or LVDS. The CML outputs are 16 mA open collector which requires resistor (RL) load path to VTT termination voltage. The open collector CML outputs must be terminated to VTT at power up. Differential outputs produces current mode logic (CML) compatible levels when receiver loaded with 50 Ω or 25 Ω loads connected to 1.8 V, 2.5 V or 3.3 V supplies. This simplifies device interface by eliminating a need for coupling capacitors.
  • Features
  • Maximum Input Clock Frequency > 2.5 GHz
  • Maximum Input Data Rate > 2.5 Gb/s
  • Typically 1 ps of RMS Clock Jitter
  • Typically 10 ps of Data Dependent Jitter @ 2.5 Gb/s, RL = 25 Ω
  • 420 ps Typical Propagation Delay
  • 150 ps Typical Rise and Fall Times
  • Operating Range: VCC = 3.0 V to 3.6 V with VEE = 0 V and VTT = 1.8 V to 3.6 V
  • Functionally Compatible with Existing 2.5 V / 3.3 V LVEL, LVEP, EP, and GigaComm Devices
  • These are Pb-Free Devices
  • Applications
  • Clock distribution in high speed networking and Automated Test Equipment.
  • Technical Documentation & Design Resources
    Evaluation/Development Tool Information
    Product Change Notification
    Availability and Samples
    NB4N11MDTG
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: Multi Level Clock / Data Input to CML Receiver / Buffer / Translator, 2.5 Gbps, 3.3 V
  • Package Type: TSSOP-8
  • Package Case Outline: 948R-02
  • MSL: 3
  • Container Type: TUBE
  • Container Qty: 100
  • Inventory

  • Market Leadtime (weeks):2 to 4
  • Arrow:0
  • Chip1Stop:<100
  • Mouser:<100
  • ON Semiconductor:3,500
  • PandS:<100
  • NB4N11MDTR2G
  • Status: Active
  • Compliance: Pb-free Halide free 
  • Description: Multi Level Clock / Data Input to CML Receiver / Buffer / Translator, 2.5 Gbps, 3.3 V
  • Package Type: TSSOP-8
  • Package Case Outline: 948R-02
  • MSL: 3
  • Container Type: REEL
  • Container Qty: 2500
  • Inventory

  • Market Leadtime (weeks):13 to 16
  • Arrow:0
  • PandS:>1K
  • Specifications
  • Type: Buffer 
  • Channels:
  • Input / Output Ratio: 1:2 
  • Input Level: LVPECL  LVTTL  LVDS  CML  LVCMOS 
  • Output Level: CML 
  • VCC Typ (V): 3.3 
  • tJitterRMS Typ (ps):
  • tskew(o-o) Max (ps): 25 
  • tpd Typ (ns): 0.42 
  • tR & tF Max (ps): 300 
  • fmaxClock Typ (MHz): 2500 
  • fmaxData Typ (Mbps): 2500 
  • Package Type: TSSOP-8 
  • ON Semiconductor Full Web Site